Investigation on SiGe Selective Epitaxy for Source and...

Investigation on SiGe Selective Epitaxy for Source and Drain Engineering in 22 nm CMOS Technology Node and Beyond

Guilei Wang
Bạn thích cuốn sách này tới mức nào?
Chất lượng của file scan thế nào?
Xin download sách để đánh giá chất lượng sách
Chất lượng của file tải xuống thế nào?

This thesis presents the SiGe source and drain (S/D) technology in the context of advanced CMOS, and addresses both device processing and epitaxy modelling.
As the CMOS technology roadmap calls for continuously downscaling traditional transistor structures, controlling the parasitic effects of transistors, e.g. short channel effect, parasitic resistances and capacitances is becoming increasingly difficult. The emergence of these problems sparked a technological revolution, where a transition from planar to three-dimensional (3D) transistor design occurred in the 22nm technology node.
The selective epitaxial growth (SEG) method has been used to deposit SiGe as stressor material in S/D regions to induce uniaxial strain in the channel region. The thesis investigates issues of process integration in IC production and concentrates on the key parameters of high-quality SiGe selective epitaxial growth, with a special focus on its pattern dependency behavior and on key integration issues in both 2D and 3D transistor structures, the goal being to improve future applications of SiGe SEG in advanced CMOS.

Thể loại:
Năm:
2019
In lần thứ:
1st ed. 2019
Nhà xuát bản:
Springer Singapore
Ngôn ngữ:
english
ISBN 10:
9811500460
ISBN 13:
9789811500466
Loạt:
Springer Theses
File:
PDF, 6.36 MB
IPFS:
CID , CID Blake2b
english, 2019
Tải vè (pdf, 6.36 MB)
Hoàn thành chuyển đổi thành trong
Chuyển đổi thành không thành công

Từ khóa thường sử dụng nhất